summaryrefslogtreecommitdiff
path: root/drivers
diff options
context:
space:
mode:
authorHeiko Stuebner <[email protected]>2019-11-19 12:04:02 +0100
committerKever Yang <[email protected]>2019-11-23 23:41:44 +0800
commit8019d32c4701b95410113541deb7f28d5c2b02a5 (patch)
treec2110ae5869ee47a86d19f73bade247db5d94b13 /drivers
parentc8dd0e42d709c9734f313c547d0707e27ca0de51 (diff)
rockchip: px30: enable spl-fifo-mode for both emmc and sdmmc on evb
As part of loading trustedfirmware, the SPL is required to place portions of code into the socs sram but the mmc controllers can only do dma transfers into the regular memory, not sram. The results of this are not directly visible in u-boot itself, but manifest as security-relate cpu aborts during boot of for example Linux. There were a number of attempts to solve this elegantly but so far discussion is still ongoing, so to make the board at least boot correctly put both mmc controllers into fifo-mode, which also circumvents the issue for now. Signed-off-by: Heiko Stuebner <[email protected]> Reviewed-by: Kever Yang <[email protected]> Reviewed-by: Philipp Tomsich <[email protected]>
Diffstat (limited to 'drivers')
0 files changed, 0 insertions, 0 deletions