diff options
| author | Marek Vasut <[email protected]> | 2019-03-09 21:57:58 +0100 |
|---|---|---|
| committer | Marek Vasut <[email protected]> | 2019-03-09 23:25:19 +0100 |
| commit | 8297dd1d934281175ffa8646a2e3200755402db5 (patch) | |
| tree | f0a0d6dc60e38eca2ac5878a401bf921a971f09b /scripts | |
| parent | ffd1e1a336730b6991c2ae7e7b0605e99d4f2b06 (diff) | |
ddr: socfpga: Clean up EMIF reset
The EMIF reset code can well use wait_for_bit_le32() instead of all that
convoluted polling code. Reduce the timeout from 100 seconds to 1 second,
since if the EMIF fails to reset itself in 1 second, it's unlikely longer
wait would help. Make sure to clear the EMIF reset request even if the
SEQ2CORE_INT_RESP_BIT isn't asserted.
Signed-off-by: Marek Vasut <[email protected]>
Cc: Chin Liang See <[email protected]>
Cc: Dinh Nguyen <[email protected]>
Cc: Simon Goldschmidt <[email protected]>
Cc: Tien Fong Chee <[email protected]>
Diffstat (limited to 'scripts')
0 files changed, 0 insertions, 0 deletions
